

## **GTX Fiber Optic Data Communication Experiment**

Technical Email: alinx@aithtech.com Sales Email: rachel.zhou@alinx.com

### 1 Experiment Introduction

This experiment will introduce the transmission of data communication through optical fiber. The test data is generated by the FPGA itself and transmit by GTX to the first optical fiber port. Then, through the fiber loop to the second fiber port, the GTX receives data for verification.

### 2 Experimental principle

#### 2.1 GTX IP Design

XILINX Vivado software has designed GTX IP for users, users can use IP to achieve high-speed data transmission and reception of GTX without paying attention to the internal work of GTX. The following is the specific GTX IP generation and configuration method.

1) Double-click the "UltraScale FPGAs Transceivers Wizard" icon in the "FPGA Features and Design\IO Interface" directory in the "IP Catalog" interface.



2) Enter "gtx" as the name in the "Component Name". First set the GTX transmission protocol bit "GTH-Aurora 8B10B single lane 4byte". As we mentioned in the previous chapter, Xilinx's GTX supports many protocols. The Aurora 8B/10B protocol is a scalable and lightweight link layer protocol can be used to transmit data point-to-point through one or more serial links. The optical module we use here is single-channel transmission, and the data interface is 4byte, which is 32-bit data. Then select the Line Rate speed of TX and RX. The Line Rate speed needs to be an integer multiple of the GTX reference clock. The GTP reference clock on the



development board is 125Mhz. Here, our Line Rate is 10 times the reference clock, so the Line Rate is set to 1.25Gbps, if the user needs to set other rates such as 10Gbps, just modify it directly. Reference Clock is 125Mhz. PLL is set to QPLL and other defaults.



3) The 4 transceivers of the AXKU040 development board are all mounted on Bank224, the clock is 100M, and 4 channels are checked by default.





4) The other options are ok by default, generate ip. For more information about the configuration of GTX IP, please refer to the documents provided by Xilinx.





#### 2.2 Hardware Introduction

On the AXKU040 FPGA development board, there are four fiber optic interfaces OPT1~OPT4 and one four-in-one QSFP fiber optic interface, which are respectively connected to the GTX channel of the FPGA chip.

The OPT1 optical module interface is connected to GTX Channel0, OPT2 is connected to GTX Channel1, OPT3 is connected to GTX Channel2, and OPT4 is connected to GTX Channel3. The QSFP optical module is connected to Channel0~Channel3 of the GTX of the BANK118. The optical module and the FPGA are separated by a 0.1uf capacitor, and the AC Couple mode is used.

The optical module LOSS signal and TX\_Disable signal are connected to the normal IO of the FPGA. The LOSS signal is used to detect whether the optical reception of the optical module is lost. If no optical fiber or link is inserted, the LOSS signal is high, otherwise it is low. The TX\_Disable signal is used to enable or disable the light emission of the optical module. If the TX\_Disable signal is high, the light emission is turned off. Otherwise, the optical transmission is enabled. When normal use, the signal need to be pulled low. The hardware schematic is as follows:







# 3 Programming

The FPGA programming for fiber-optic data transfer is based on the engineering code of example, adding a TOP file and three .v files. The logical block diagram of the project is shown below:





The program generates data and sends it to the external optical film block 1 using GTX IP. The optical module 1 converts the electrical signal into an optical signal and transmits it to the optical module 2 through the optical fiber. The optical module 2 converts the optical signal into an electrical signal and inputs it to the GTX receiving of the FPGA. The data received by the GTX needs to be aligned with a 32-bit data, and then the data signal and the control data signal are parsed. The verification module performs a check calculation on the data signal and the control signal to determine whether the received data and the transmitted data are consistent.

The design of the fiber optic data transmission is as follows:





The project here adds an ILA tool that can be used to view the received data.

#### 3.1 GTX data communication module

In the previous example we have generated the GTX IP example project, where the gt0\_frame\_gen.v module and the gt0\_frame\_check.v module have been removed. Because these two are the test data generation and inspection modules, this experiment is not used. In addition, the "gtp\_exdes.v" file is modified, mainly to delete the instantiation of the "gt0\_frame\_gen.v" module and the "gt0\_frame\_check.v" module, and then add the following four channels of user interface signals at the Port of the module. The signals of the four channels after the addition are as shown in the figure below



Then connect the signals of the four channels defined by the port with the signals in the "GTX\_support" submodule:



```
assign tx0_clk = gt0_txusrclk2_i;
assign rm0_clk = gt0_rmusrclk2_i;
assign rx0_data = gt0_rxdata_i;
assign rx0_kchar = gt0_rxcharisk_i;
 assign gt0_txfsmresetdone = gt0_txfsmresetdone_i;
 assign tx1_clk = gt1_txusrclk2_i;
assign rx1_clk = gt1_rxusrclk2_i;
assign rx1_data = gt1_rxdata_i;
assign rx1_kchar = gt1_rxcharisk_i;
assign gtl_txfsmresetdone = gtl_txfsmresetdone_i;
assign tx2_clk = gt2_txusrclk2_i;
assign rx2_clk = gt2_rxusrclk2_i;
assign rx2_data = gt2_rxdata_i;
assign rx2_kchar = gt2_rxcharisk_i;
assign gt2_txfsmresetdone = gt2_txfsmresetdone_i;
 assign tx3_clk = gt3_txusrclk2_i;
 assign rx3_clk = gt3_rxusrclk2_i;
```

The following is a description of several GTX user interface signals added in the GTX\_exdes.v port. The following takes the channel0 GTX interface as an example:

| Signal Name | Bits | Input/Output | Description                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------|------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tx0_clk     | 1    | Output       | The data transmission clock, which is the TXUSRCLK2 described in Section 14, has a GTP reference clock of 125Mhz. The data is valid on the rising edge.                                                                                                                                                                                                                                                                                          |
| tx0_data    | 32   | Input        | GTP Transmits data                                                                                                                                                                                                                                                                                                                                                                                                                               |
| tx0_kchar   | 4    | Input        | The K control word transmitted by GTP to indicate whether the transmitted data is a K code control character or a normal transmission data. A high level indicates a K code control character and 4 bits correspond to 4 Bytes of the transmitted data.  Tx0_kchar [3] corresponds to tx0_data [31:24]  Tx0_kchar [2] corresponds to tx0_data [23:16]  Tx0_kchar [1] corresponds to tx0_data [15:8]  Tx0_kchar [0] corresponds to tx0_data [7:0] |
| rx0_clk     | 1    | Output       | The data receive clock, which is the RXUSRCLK2 described in Section 14, has a GTX reference clock of 125Mhz. Data is valid on the rising edge                                                                                                                                                                                                                                                                                                    |
| rx0_data    | 32   | Output       | GTP receives data.                                                                                                                                                                                                                                                                                                                                                                                                                               |
| rx0_kchar   | 4    | Output       | GTP receives the K control word to indicate whether the                                                                                                                                                                                                                                                                                                                                                                                          |



|                    |   |        | received data is a K code control character or a normal transmission data. A high level indicates a K code control character, and 4 bits correspond to 4 Bytes of 32 bits of received data.  Rx0_kchar [3] corresponds to rx0_data [31:24]  Rx0_kchar [2] corresponds to rx0_data [23:16]  Rx0_kchar [1] corresponds to rx0_data [15:8]  Rx0_kchar [0] corresponds to rx0_data [7:0] |
|--------------------|---|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| gt0_txfsmresetdone | 1 | Output | GTP initialization completion signal                                                                                                                                                                                                                                                                                                                                                 |

Knowing the meaning of the GTX user interface signal, we can send and receive fiber data through the user interface.

#### 3.2 GTX packet transmitting module packet\_send.v

In the packet\_send.v, the test data is transmitted by a state machine. First, before the data is transmitted, the synchronization packet header signal is transmit first, and then the sequence number and control signal of the data packet are transmit. The test data is then transmit out via GTX. The sending process is as follows:



The number of data bits transmitted by all GTXs is 32 bits, the sync signal header signal is defined as 32 bits of "ff\_00\_00\_bc", and the lower 8 bits "bc" are K28.5 code control characters. The K code feature definition is described in Xilinx's "ug482\_7Series\_GTX\_Transceivers.pdf" document.

Table C-2: Valid Control K Characters

| Special Code<br>Name | Bits<br>HGF EDCBA | Current RD -<br>abcdei fghj | Current RD +<br>abcdei fghj |
|----------------------|-------------------|-----------------------------|-----------------------------|
| K28.0                | 000 11100         | 001111 0100                 | 110000 1011                 |
| K28.1                | 001 11100         | 001111 1001                 | 110000 0110                 |
| K28.2                | 010 11100         | 001111 0101                 | 110000 1010                 |
| K28.3                | 011 11100         | 001111 0011                 | 110000 1100                 |
| K28.4                | 100 11100         | 001111 0010                 | 110000 1101                 |
| K28.5                | 101 11100         | 001111 1010                 | 110000 0101                 |
| K28.6                | 110 11100         | 0011 <mark>1</mark> 1 0110  | 110000 1001                 |
| K28.7 <sup>(1)</sup> | 111 11100         | 001111 1000                 | 110000 0111                 |
| K23.7                | 111 10111         | 111010 1000                 | 000101 0111                 |
| K27.7                | 111 11011         | 110110 1000                 | 001001 0111                 |
| K29.7                | 111 11101         | 101110 1000                 | 010001 0111                 |
| K30.7                | 111 11110         | 011110 1000                 | 100001 0111                 |



When transmitting K28.5 code control characters to GTP, you need to raise the corresponding bit of the gt\_tx\_ctrl signal to indicate that a certain byte in the transmitted data is the K code control word. So here when transmitting a sync signal to GTP, the gt\_tx\_ctrl signal is set to 0001, and when other data is transmitted, it is set to 0000.

```
SEND_HEADER:

begin

gt_tx_data <= 32' hff_00_00_bc;

gt_tx_ctrl <= 4' b0001;

state <= SEND_SEQ_NUM;

check_sum <= 32' d0;

end

SEND_SEQ_NUM:

begin

gt_tx_data <= sequence_number;

gt_tx_ctrl <= 4' b0000;

state <= SEND_CTRL;
```

#### 3.3 Bit data alignment module word\_align.v

The external user data interface of the GTX transceiver has a width of 32 bits and an internal data width of 20 bits (8b/10b conversion). During the actual test, it is found that the 32-bit data transmitted may have 16-bit data shift, that is, the transmitted data and the received data will have 16-bit misalignment. The following table shows the GTX transmit data and receive data shifts:

| GTX Tran | GTX Transmitted Data |        | GTX Received data |  |  |
|----------|----------------------|--------|-------------------|--|--|
| Data 1   | 11111111             | Data 1 | 11112222          |  |  |
| Data 2   | 2222222              | Data 2 | 22223333          |  |  |
| Data 3   | 33333333             | Data 3 | 33334444          |  |  |
| Data 4   | 4444444              | Data 4 | 44445555          |  |  |
| Data 5   | 5555555              | Data 5 | 5555              |  |  |
|          |                      |        |                   |  |  |

Because we added the K code control word when the GTX transmits the sync signal and the useless data, and sets the gt\_tx\_ctrl signal to 0001, if there is a 16-bit data shift, the received sync signal and the useless data, the K code control word It will also shift, and the signal of gt\_tx\_ctrl will become 0100. So we can judge whether the received GTX data is shifted by judging the value of the gt\_tx\_ctrl signal. If the received gt\_tx\_ctrl is 0001, it is the same as when we transmit it, indicating that the data is not shifted; if the received gt\_tx\_ctrl is 0100 .The received data is shifted and needs to be recombined and done in the word\_align.v module.



```
4 🖯 always@(posedge rx_clk)
25 🖯 begin
26 🖯
         case (align_bit)
7 🖯
            4 ь0001:
28
                rx_data_align <= gt_rx_data;
             4 ьотоо:
                rx_data_align <= {gt_rx_data[15:0], gt_rx_data_d0[31:16]};
1 🖯
32
                rx_data_align <= 32' d0;
13 A
         endcase
4 end
```

### 3.4 GTX Data Parsing Module packet\_rec.v

Because only a part of the received 32-bit data is valid data, the other is the synchronization header, sequence data, control data and Checksum. The checksum of the data is calculated in the packet\_rec.v module, and then compared with the received checksum value. If it is not correct, it will generate a data error signal.

One function of the program is to detect the synchronization header signal in the GTX data (data is ff\_00\_02\_bc), and if a synchronization header signal is received, start receiving a packet of data.

```
WAIT_HEADER:
begin
    check_sum <= 32' d0;
    if(gt_rx_ctrl[0] == 1' b1 && gt_rx_data[7:0] == 8' hbc)
        state <= SEQ_NUM;
end
SEQ_NUM:</pre>
```

Another function of the program is to determine the checksum of the statistics and the received checksum.

```
else if(state == CHECK)
begin
    packet_cnt <= packet_cnt + 1;
    if(check_sum != gt_rx_data || sequence_number != (last_sequence_number + 1))
        error_packet_cnt <= error_packet_cnt + 1;
end
end</pre>
```



#### 3.5 Pin constraints

```
set_property BITSTREAM.GENERAL.COMPRESS TRUE [current_design]

set_property PACKAGE_PIN AM10 [get_ports {tx_disable[0]}]

set_property PACKAGE_PIN AL10 [get_ports {tx_disable[1]}]

set_property PACKAGE_PIN AP9 [get_ports {tx_disable[2]}]

set_property PACKAGE_PIN AN9 [get_ports {tx_disable[3]}]

set_property IOSTANDARD LVCMOS18 [get_ports {tx_disable[*]}]

create_clock -period 5.000 [get_ports sys_clk_p]

set_property PACKAGE_PIN AK17 [get_ports sys_clk_p]

set_property IOSTANDARD DIFF_SSTL12 [get_ports sys_clk_p]

# UltraScale FPGAs Transceivers Wizard IP example design-leve.#

# Location constraints for differential reference clock buffer

# Note: the IP core-level XDC constrains the transceiver chann

set_property PACKAGE_PIN AF5 [get_ports mgtrefclk_n]

set_property PACKAGE_PIN AF6 [get_ports mgtrefclk_p]
```

## 4 Optical Fiber Data Transmission Test





#### Click "Refresh Device"



At this point, the ila interface will appear, and we can see the test data received in the ILA.



The error\_packet\_cnt\_o value is incremented by 1 if there is a received packet error.

So far, the GTX fiber data transfer experiment has been introduced. If the user needs to reconfigure the "GTX IP" in the project, if you only modify the "GTX IP" configuration in the project, you will get an error when compiling. Users need to re-generate the GTX IP example file while modifying the GTX IP configuration in the project, and then replace the following files in the project with the files generated in the example project.



| 郝 ▲                    | 修改日期           | 类型   | 大小     |
|------------------------|----------------|------|--------|
| gtx_clock_module.v     | 2019/5/5 13:17 | V 文件 | 9 KB   |
| gtx_common.v           | 2019/5/5 13:17 | V 文件 | 9 KB   |
| gtx_common_reset.v     | 2019/5/5 13:17 | V 文件 | 5 KB   |
| gtx_gt_usrclk_source.v | 2019/5/5 13:17 | V 文件 | 8 KB   |
| gtx_support.v          | 2019/5/5 13:17 | V 文件 | 103 KB |